

3rd Semester (Regular & Back)
DEC EC-2011
(CSE, IT, CSCE, CSSE)

## **AUTUMN END SEMESTER EXAMINATION-2017**

3rd Semester B. Tech & B. Tech Dual Degree

## DEC

## EC-2011

(Regular-2016 & Back-2015 Admitted Batch)

Time: 3 Hours

Full Marks: 60

Answer any SIX questions including question No.1 which is compulsory.

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable and all parts of a question should be answered at one place only.

1. (a) State De-Morgan's theorem.

 $[1 \times 10]$ 

- (b) Draw the circuit diagram of CMOS NAND gate.
- (c) Realize the (i) inverter (ii) OR gate using the NAND gate.
- (d) Define the clock frequency of a Flip-Flop.
- (e) Convert (597)<sub>10</sub> to BCD code.
- (f) Perform the BCD subtraction of (532–285)<sub>10</sub>.
- (g) What is shift register?
- (h) Define the Resolution of a DAC.
- (i) Define fan-in and fan-out.
- (j) What is priority Encoder?
- 2. (a) Design a 2 bit magnitude comparator, using required logic [5] gates.
  - (b) Reduce to simplest form  $Y = ABC + A\overline{BC}D + \overline{ABC}D$ .

[3]

14

[2] (c) State the difference between synchronous and asynchronous counter. 3. (a) Design a full adder using 3:8 decoders having active low [4] output lines. (b) Give the truth table of S-R and J-K Flip-Flop and write its [4] excitation equations. (c) Differentiate between error-correcting codes and error-[2] detecting codes. 4. (a) Design a MOD-7 counter using FFs. Draw the table, output [5] waveforms. (b) Draw and explain the operation of flash type ADC. [5] 5. (a) Draw and explain the working of the totem-pole configuration [4] of NAND gate. (b) Design a synchronous counter for the following sequence using [4] T-Flip-Flop: 1, 3, 5, 6, 1,.... State the difference Mealy and Moore Model. [2] [4] 6. (a) Draw the circuit diagram and timing diagram of a 3-bit SIPO shift register. Design a logic circuit that will allow a signal A to pass to the [4] output only when the control inputs B and C are both HIGH, otherwise the output will stay low. (c) Subtract binary number 01000111 from 01011000 using 2's [2] complement.

(2)

7. (a) Implement a full subtractor using a MUX having two select [4] lines. (b) Design an asynchronous MOD-10 up counter using D-FF only. [4] (c) Implement a NOT gate in a 2x1 MUX. [2] 8. (a) Design a synchronous sequential circuit using Mealy Model [5] and D FF which produces an output Z=1, when "1001" is detected. Assume overlapping detection is used. (b) Draw and explain the operation of Successive Approximation [3] type ADC. (c) Encode the 4 bit data 1100 into 7 bit Hamming code. Use [2] even parity.